# International TOR Rectifier

# IR2111

#### **Features**

- Floating channel designed for bootstrap operation Fully operational to +600V

  Tolerant to negative transient voltage dV/dt immune
- Gate drive supply range from 10 to 20V
- Undervoltage lockout for both channels
- CMOS Schmitt-triggered inputs with pull-down
- Matched propagation delay for both channels
- Internally set deadtime
- High side output in phase with input

#### **Description**

The IR2111 is a high voltage, high speed power MOSFET and IGBT driver with dependent high and low side referenced output channels designed for half-bridge applications. Proprietary HVIC and latch immune CMOS technologies enable ruggedized monolithic construction. Logic input is compatible with standard CMOS outputs. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. Internal deadtime is provided to avoid shoot-through in the output half-bridge. The floating channel can be used to drive an N-channel power MOSFET or IGBT in the high side configuration which operates up to 600 volts.

### HALF-BRIDGE DRIVER

#### **Product Summary**

| Voffset                    | 600V max.       |
|----------------------------|-----------------|
| l <sub>O</sub> +/-         | 200 mA / 420 mA |
| V <sub>OUT</sub>           | 10 - 20V        |
| t <sub>on/off</sub> (typ.) | 850 & 150 ns    |
| Deadtime (typ.)            | 700 ns          |

#### **Packages**



#### **Typical Connection**



#### **Absolute Maximum Ratings**

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM. The Thermal Resistance and Power Dissipation ratings are measured under board mounted and still air conditions. Additional information is shown in Figures 7 through 10.

| Parameter           |                                                    |               | Va                    |                       |       |
|---------------------|----------------------------------------------------|---------------|-----------------------|-----------------------|-------|
| Symbol              | Definition                                         |               | Min.                  | Max.                  | Units |
| V <sub>B</sub>      | High Side Floating SupplyVoltage                   |               | -0.3                  | 625                   |       |
| Vs                  | High Side Floating Supply Offset Voltage           |               | V <sub>B</sub> - 25   | V <sub>B</sub> + 0.3  |       |
| V <sub>HO</sub>     | High Side Floating OutputVoltage                   |               | V <sub>S</sub> - 0.3  | V <sub>B</sub> +0.3   | V     |
| V <sub>CC</sub>     | Low Side and Logic Fixed Supply Voltage            |               | -0.3                  | 25                    | V     |
| $V_{LO}$            | Low Side Output Voltage                            |               | -0.3                  | V <sub>CC</sub> + 0.3 |       |
| V <sub>IN</sub>     | Logic InputVoltage                                 | -0.3          | V <sub>CC</sub> + 0.3 |                       |       |
| dV <sub>s</sub> /dt | Allowable Offset SupplyVoltageTransient (Figure 2) |               | _                     | 50                    | V/ns  |
| PD                  | Package Power Dissipation @ T <sub>A</sub> ≤ +25°C | (8 Lead DIP)  | _                     | 1.0                   | W     |
|                     |                                                    | (8 Lead SOIC) | _                     | 0.625                 | VV    |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient            | (8 Lead DIP)  | _                     | 125                   | °C/W  |
|                     |                                                    | (8 Lead SOIC) | _                     | 200                   | C/VV  |
| TJ                  | JunctionTemperature                                |               | _                     | 150                   |       |
| T <sub>S</sub>      | Storage Temperature                                |               | -55                   | 150                   | ℃     |
| TL                  | LeadTemperature (Soldering, 10 seconds)            |               | _                     | 300                   |       |

#### **Recommended Operating Conditions**

The Input/Output logic timing diagram is shown in Figure 1. For proper operation the device should be used within the recommended conditions. The V<sub>S</sub> offset rating is tested with all supplies biased at 15V differential.

| Parameter       |                                            | Va                  |                     |    |  |
|-----------------|--------------------------------------------|---------------------|---------------------|----|--|
| Symbol          | Definition Min. Max.                       |                     |                     |    |  |
| V <sub>B</sub>  | High Side Floating Supply Absolute Voltage | V <sub>S</sub> + 10 | V <sub>S</sub> + 20 |    |  |
| Vs              | High Side Floating Supply Offset Voltage   | Note 1              | 600                 |    |  |
| V <sub>HO</sub> | High Side Floating Output Voltage          | VS                  | V                   |    |  |
| V <sub>CC</sub> | Low Side and Logic Fixed Supply Voltage    | 10                  | 20                  | V  |  |
| $V_{LO}$        | Low Side Output Voltage                    | 0                   |                     |    |  |
| V <sub>IN</sub> | Logic InputVoltage                         | 0                   | V <sub>CC</sub>     |    |  |
| TA              | AmbientTemperature                         | -40                 | 125                 | °C |  |

Note 1: Logic operational for V<sub>S</sub> of -5 to +600V. Logic state held for V<sub>S</sub> of -5V to -V<sub>BS</sub>.

#### **Dynamic Electrical Characteristics**

V<sub>BIAS</sub> (V<sub>CC</sub>, V<sub>BS</sub>) = 15V, C<sub>L</sub> = 1000 pF and T<sub>A</sub> = 25°C unless otherwise specified. The dynamic electrical characteristics are measured using the test circuit shown in Figure 3.

| Parameter        |                                       |      | Value |       |       |                       |
|------------------|---------------------------------------|------|-------|-------|-------|-----------------------|
| Symbol           | Definition                            | Min. | Тур.  | Max.  | Units | Test Conditions       |
| t <sub>on</sub>  | Turn-On Propagation Delay             | _    | 850   | 1,000 |       | V <sub>S</sub> = 0V   |
| t <sub>off</sub> | Turn-Off Propagation Delay            | _    | 150   | 180   |       | V <sub>S</sub> = 600V |
| t <sub>r</sub>   | Turn-On Rise Time                     | _    | 80    | 130   |       |                       |
| t <sub>f</sub>   | Turn-Off Fall Time                    | _    | 40    | 65    | ns    |                       |
| DT               | Deadtime, LS Turn-Off to HS Turn-On & | _    | 700   | 900   |       |                       |
|                  | HS Turn-Off to LS Turn-On             |      |       |       |       |                       |
| MT               | Delay Matching, HS & LS Turn-On/Off   | _    | 30    | _     |       |                       |

#### Static Electrical Characteristics

V<sub>BIAS</sub> (V<sub>CC</sub>, V<sub>BS</sub>) = 15V and T<sub>A</sub> = 25°C unless otherwise specified. The V<sub>IN</sub>, V<sub>TH</sub> and I<sub>IN</sub> parameters are referenced to COM. The V<sub>O</sub> and I<sub>O</sub> parameters are referenced to COM and are applicable to the respective output leads: HO or LO.

| Parameter           |                                                                             | Value |      |      |       |                                            |
|---------------------|-----------------------------------------------------------------------------|-------|------|------|-------|--------------------------------------------|
| Symbol              | Definition                                                                  | Min.  | Тур. | Max. | Units | Test Conditions                            |
| V <sub>IH</sub>     | Logic "1" Input Voltage for HO & Logic "0" for LO                           | 6.4   | _    | _    |       | V <sub>CC</sub> = 10V                      |
|                     |                                                                             | 9.5   | _    | _    |       | V <sub>CC</sub> = 15V                      |
|                     |                                                                             | 12.6  | _    | _    | V     | V <sub>CC</sub> = 20V                      |
| V <sub>IL</sub>     | Logic "0" Input Voltage for HO & Logic "1" for LO                           | _     | _    | 3.8  | ď     | V <sub>CC</sub> = 10V                      |
|                     |                                                                             | _     | _    | 6.0  |       | $V_{CC} = 15V$                             |
|                     |                                                                             | _     | _    | 8.3  |       | V <sub>CC</sub> = 20V                      |
| VoH                 | High Level Output Voltage, VBIAS - VO                                       | _     | _    | 100  | mV    | I <sub>O</sub> = 0A                        |
| V <sub>OL</sub>     | Low Level Output Voltage, VO                                                | _     | _    | 100  | 111.0 | I <sub>O</sub> = 0A                        |
| I <sub>LK</sub>     | Offset Supply Leakage Current                                               | _     | _    | 50   |       | $V_{B} = V_{S} = 600V$                     |
| I <sub>QBS</sub>    | Quiescent V <sub>BS</sub> Supply Current                                    | _     | 50   | 100  |       | $V_{IN} = 0V \text{ or } V_{CC}$           |
| Iqcc                | Quiescent V <sub>CC</sub> Supply Current                                    | _     | 70   | 180  | μA    | $V_{IN} = 0V \text{ or } V_{CC}$           |
| I <sub>IN+</sub>    | Logic "1" Input Bias Current                                                | _     | 20   | 40   |       | $V_{IN} = V_{CC}$                          |
| I <sub>IN-</sub>    | Logic "0" Input Bias Current                                                | _     | _    | 1.0  |       | V <sub>IN</sub> = 0V                       |
| V <sub>BSUV+</sub>  | V <sub>BS</sub> Supply Undervoltage Positive Going Threshold                | 7.3   | 8.4  | 9.5  |       |                                            |
| V <sub>BSUV</sub> - | $V_{\mbox{\footnotesize{BS}}}$ Supply Undervoltage Negative Going Threshold | 7.0   | 8.1  | 9.2  | V     |                                            |
| V <sub>CCUV+</sub>  | V <sub>CC</sub> Supply Undervoltage Positive Going Threshold                | 7.6   | 8.6  | 9.6  | ľ     |                                            |
| V <sub>CCUV</sub> - | $V_{\mbox{\footnotesize{CC}}}$ Supply Undervoltage Negative Going Threshold | 7.2   | 8.2  | 9.2  |       |                                            |
| I <sub>O+</sub>     | Output High Short Circuit Pulsed Current                                    | 200   | 250  | _    |       | $V_O = 0V$ , $V_{IN} = V_{CC}$             |
|                     |                                                                             |       |      |      | mA    | PW ≤10 μs                                  |
| I <sub>O-</sub>     | Output Low Short Circuit Pulsed Current                                     | 420   | 500  | _    | IIIA  | V <sub>O</sub> = 15V, V <sub>IN</sub> = 0V |
|                     |                                                                             |       |      |      |       | PW ≤10 μs                                  |

#### **Functional Block Diagram**



#### **Lead Definitions**

| Le             | ad                                                                                     |
|----------------|----------------------------------------------------------------------------------------|
| Symbol         | Description                                                                            |
| IN             | Logic input for high side and low side gate driver outputs (HO & LO), in phase with HO |
| V <sub>B</sub> | High side floating supply                                                              |
| НО             | High side gate drive output                                                            |
| Vs             | High side floating supply return                                                       |
| Vcc            | Low side and logic fixed supply                                                        |
| LO             | Low side gate drive output                                                             |
| COM            | Low side return                                                                        |

## **Lead Assignments**



#### **Device Information**

| Process & Design Rule |              |              | HVDCMOS 4.0 μm           |  |  |
|-----------------------|--------------|--------------|--------------------------|--|--|
| Transistor Count      |              |              | 164                      |  |  |
| Die Size              |              |              | 70 X 96 X 26 (mil)       |  |  |
| Die Outline           |              |              |                          |  |  |
| Thickness o           | f Gate Oxide |              | 800Å                     |  |  |
| Connections           | S            | Material     | Poly Silicon             |  |  |
|                       | First        | Width        | 4 μm                     |  |  |
|                       | Layer        | Spacing      | 6 µm                     |  |  |
|                       | •            | Thickness    | 5000Å                    |  |  |
|                       |              | Material     | AI - Si (Si: 1.0% ±0.1%) |  |  |
|                       | Second       | Width        | 6 μm                     |  |  |
|                       | Layer        | Spacing      | 9 µm                     |  |  |
|                       | •            | Thickness    | 20,000Å                  |  |  |
| Contact Hol           | e Dimension  |              | 8 µm X 8 µm              |  |  |
| Insulation La         | ayer         | Material     | PSG (SiO <sub>2</sub> )  |  |  |
|                       |              | Thickness    | 1.5 µm                   |  |  |
| Passivation           |              | Material     | PSG (SiO <sub>2</sub> )  |  |  |
|                       |              | Thickness    | 1.5 µm                   |  |  |
| Method of S           | Saw          |              | Full Cut                 |  |  |
| Method of D           | ie Bond      |              | Ablebond 84 - 1          |  |  |
| Wire Bond             |              | Method       | Thermo Sonic             |  |  |
|                       |              | Material     | Au (1.0 mil / 1.3 mil)   |  |  |
| Leadframe             |              | Material     | Cu                       |  |  |
|                       |              | Die Area     | Ag                       |  |  |
|                       |              | Lead Plating | Pb : Sn (37 : 63)        |  |  |
| Ţ.                    |              | Types        | 8 Lead PDIP / SO-8       |  |  |
|                       | Materials    |              | EME6300 / MP150 / MP190  |  |  |
| Remarks:              |              |              |                          |  |  |



Figure 1. Input/Output Timing Diagram



Figure 2. Floating Supply Voltage Transient Test Circuit



Figure 3. Switching Time Test Circuit



Figure 4. Switching Time Waveform Definition



Figure 5. Deadtime Waveform Definitions



Figure 6. Delay Matching Waveform Definitions



Figure 7. IR2111 TJ vs. Frequency (IRFBC20)  $R_{GATE} = 33\Omega, V_{CC} = 15V$ 



Figure 9. IR2111 T<sub>J</sub> vs. Frequency (IRFBC40)  $R_{GATE} = 15\Omega, V_{CC} = 15V$ 



Figure 8. IR2111 TJ vs. Frequency (IRFBC30)  $R_{GATE} = 22\Omega, V_{CC} = 15V$ 



Figure 10. IR2111 T<sub>J</sub> vs. Frequency (IRFPE50)  $R_{GATE} = 10\Omega, V_{CC} = 15V$